Share
generating hardware assertion checkers: for hardware verification, emulation, post-fabrication debugging and on-line monitoring
Marc Boulé
(Author)
·
Zeljko Zilic
(Author)
·
Springer
· Paperback
generating hardware assertion checkers: for hardware verification, emulation, post-fabrication debugging and on-line monitoring - Boulé, Marc ; Zilic, Zeljko
Choose the list to add your product or create one New List
✓ Product added successfully to the Wishlist.
Go to My Wishlists
Origin: U.S.A.
(Import costs included in the price)
It will be shipped from our warehouse between
Monday, June 17 and
Wednesday, July 03.
You will receive it anywhere in United Kingdom between 1 and 3 business days after shipment.
Synopsis "generating hardware assertion checkers: for hardware verification, emulation, post-fabrication debugging and on-line monitoring"
Assertion-based design is a powerful new paradigm that is facilitating quality improvement in electronic design. Assertions are statements used to describe properties of the design (I.e., design intent), that can be included to actively check correctness throughout the design cycle and even the lifecycle of the product. With the appearance of two new languages, PSL and SVA, assertions have already started to improve verification quality and productivity. This is the first book that presents an "under-the-hood" view of generating assertion checkers, and as such provides a unique and consistent perspective on employing assertions in major areas, such as: specification, verification, debugging, on-line monitoring and design quality improvement.